Part Number Hot Search : 
SP504AN STA516 ASL033 10100CT A7291P RT9164 D2102 CZRW5235
Product Description
Full Text Search
 

To Download AN3003 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  integrating smt synthesizer solu tions into wireless designs rev. v2 application note AN3003 ? north america tel: 800.366.2266 ? europe tel: +353.21.244.6400 ? india tel: +91.80.4155721 ? china tel: +86.21.2407.1588 1 visit www.macomtech.com for additional data sheets and product information. m/a-com technology solutions inc. and its affiliates reserve the right to make changes to the product(s) or inform ation contained herein without notice. introduction today?s high performance, low-cost, smt solutions for frequency generation greatly simplify the designer?s task in developing wireless products. properly interfacing these devices into the circuit is however essential to achieving maximum performance. this application note highlights some primary areas of concern, some analysis methodologies and suggests possible solutions. power supplies clean sources of regulated dc power are essential in minimizing spurious signals from synthesizers. you can calculate the quality of the supply necessary by the following formula: where: fs = spur frequency dbc = desired spur specification in dbc pushing figure = pushing figure in hz/volt for example, with a spur fr equency of 1 khz, a spur specification of ?80 dbc and a pushing figure of 3mhz/volt, the ripple voltage on the supply must be no greater than 47nv rms. it is good design practice to allow for a margin in the spur specification. for this example, we use ?70dbc plus a 10 db margin for -80 dbc. utilizing low-noise regulator designs is critical in achieving the phase noise specifications of these devices. many dc regulators have their noise output specified in a bandwidth. for example, the lt1761 is specified as 20 v rms typical in 10hz to 100khz. using the previous formula, the maximum allowable noise voltage density at a given offset can be estimated. relating the noise density to a regulator manufacturer?s specificatio n is difficult unless the amplitude/frequency distribution is known. a first order assessment can be made, however if the distribution is assumed flat. to prevent noise from the digital circuitry in the synthesizer from adversely affecting the vco, the pll and vco supply rails must be adequately de- coupled and filtered from each other. in order to fa- cilitate this, m/a-com synthesizers typically utilize separate vco and pll supply pins on the package. a suitable circuit is shown in figure 1. component values should be selected that will optimize attenua- tion of the pll operating frequency. (step size). figure 1 note: some synthesizers, such as the masyvs0060-xxxx series, have a single supply pin, and incorporate an on-board regulator and de- coupling between the vco and pll. this greatly reduces their sensitivity to power supply noise and ripple. synthesizers must be moun ted directly on a ground plane and all dc ground returns should be brought to it. output load it is imperative that the designer understands the load that will be presented to the device. m/a-com synthesizers are designed for 50 ohm nominal out- put impedance. severe mismatches can increase the vco?s phase noise or pull a vco to the point where it will not oscillate into that load. when it is known that the vswr of the load will be poor i.e. >2.0:1 any phase angle, a buffered output synthe- sizer should be specified. al ternatively, the designer can provide the buffer. the best form of load con- sists of a resistive pad foll owed by an amplification stage to restore the output power. a representative circuit is shown in figure 2. (hz) volts figure pushing (10) ) (f 2 density voltage noise 0 (dbc/hz)/2 s figure pushing (10) ) (f 2 (rms) volts dbc/20 s +vcc pll vco
integrating smt synthesizer solu tions into wireless designs rev. v2 application note AN3003 ? north america tel: 800.366.2266 ? europe tel: +353.21.244.6400 ? india tel: +91.80.4155721 ? china tel: +86.21.2407.1588 2 visit www.macomtech.com for additional data sheets and product information. m/a-com technology solutions inc. and its affiliates reserve the right to make changes to the product(s) or inform ation contained herein without notice. external reference the external reference for the synthesizer should not be chosen arbitrarily. consideration must be made for the waveform and the level. m/a-com synthesizers are specified for a 1v pk-pk low-pass- filtered square wave, which is internally ac coupled into the pll ic input. while an unfiltered ttl / cmos reference signal can be used, there is a potential for spurious products if n x f ref falls into the synthesizer output band, so care should be taken to ensure that harmonics do not fall into the operational band. the internal pll chip will function with a wide range of reference input levels, but the noise will be degraded if the slew rate is insufficient. for this reason, low frequency / low level sine waves are not recommended. noise and spurious on the reference signal also need to be considered, as t hey will be increased by 20 log(f out / f ref ) if they occur within the synthesizer loop bandwidth. lock detector circuit in digital mode (where applicable), the lock detect output is a cmos ?high? when the loop is locked and ?low? when it is out of lock. in analog open-drain mode, when the loop is locked, lock detect is ?high? with narrow ?low? pulses at the phase comparison frequency. when the loop is out of lock, lock detect alternates between ?high? and ?low?, at a rate dependent on the frequency error. an external filter is needed, to turn these conditions into stable ?high? or ?low? states. figure 3 shows a typical filter circuit. the component values can be determined after assessing the qualifications for an in-lock condition. this can be specified as being a particular number (n) of consecutive reference cycles of duration (d) during which the phase comparator phase error is some factor less than the reference period. for example, if the phase comparison frequency is 10khz, one might select the threshold for in-lock as being when 5 consecutive phase comparisons have elapsed where the phase errors are 1000 times shorter than the reference period, i.e. 100ns. here, n=5 and f=1000. for the filter shown, when used in conjunction with an open-drain output, the resistor value for r2 would be chosen to be a factor of f x r1. thus if r1 were pulled low for only 1/1000 of the phase comparison period, its ?effective? resistance would be similar to r2. the two resistors for that duty cycle appear on average to be two 1000 x r1 resistors connected across the supply voltage with their common node voltage (v c ) at v cc /2. phase errors larger than 1/1000 of the phase comparison period would drag the average voltage of node v c below v cc /2, indicating an out-of-lock condition. if the time constant r2 x c1 is calculated to be n x the phase comparison period, i.e. 500 s, then the voltage of node v c would fall below v cc /2 only after 5 consecutive phase errors whose average pulse width was >100ns. owing to the possibility of digital noise being present on the lock detect line, it should be decoupled as closely to the pin as possible. additionally, the trace leading to this pin should be isolated as far as possi- ble from the rf output trace. +vcc vco/ synth. rfc ld vcc lock detec t mmbt200 10k 100k 0.01 uf 33k figure 2 figure 3
integrating smt synthesizer solu tions into wireless designs rev. v2 application note AN3003 ? north america tel: 800.366.2266 ? europe tel: +353.21.244.6400 ? india tel: +91.80.4155721 ? china tel: +86.21.2407.1588 3 visit www.macomtech.com for additional data sheets and product information. m/a-com technology solutions inc. and its affiliates reserve the right to make changes to the product(s) or inform ation contained herein without notice. clock, data and load enable inputs the clock, data and load enable inputs are all high impedance cmos and should be fed with square waves with level of vhigh 3 0.8 vcc and vlow 0.2 vcc. an external termination resistor can be added externally if desired. refer to the specific device datasheet for the proper programming infor- mation. consideration needs to be taken when choosing the command word for programming the dividers. while the pll will allow for a variety of steps to be programmed, the step size specific to the synthesizer design should be used. the internal loop filter is optimized for a given step size and the use of another could result in greater than specified phase noise or spurious outputs. noise contributors understanding the key contributors to single side- band phase noise is paramount to achieving opti- mum performance. often, the noise profile can be adjusted to obtain dynamic properties of the synthe- sizer. careful consideration of the noise profile re- quired at spot frequencies, integrated or both will lead to a superior system design. phase noise is measured in units of dbc/hz at a given offset from the carrier. it is the difference between the level of the carrier and the noise level at a given offset nor- malized to a 1hz bandwidth. assuming power supply contribution is negligible, the three key contributors are: ? phase comparator noise ? reference noise ? vco noise the phase comparator noise affects the noise floor within the loop. the phase noise is multiplied up to the vco output frequency by 20log (f out /f step ). an- other effect that is often ignored is that the noise floor is related to the step size by approximately 10db/decade. this is particularly important as the step size is increased because the noise floor de- grades by 10log (f step /f step(comp) ). f step(comp) is the frequency at which the noise floor is measured. for example consider a pll ic which has a noise floor of approximately ?165 dbc/hz at a phase comparison frequency of 30 khz. if the frequency output of the synthesizer is 1 ghz with a step size of 200 khz the noise floor within the loop is: = -165 + 10 log (200 khz/30 khz) + 20 log (1 ghz/200 khz) = -82.78 dbc/hz with respect to the effect of the reference noise, the reference frequency is multiplied up to the vco output frequency within the pll ic. the noise side bands of the reference oscillator are increased by the ratio given by 20log(fvco/fref). for example, a synthesizer with a 15 mhz reference is divided down to 30 khz has an output frequency of 1ghz. if the 15 mhz reference noise is ?115 dbc/hz at 100 hz offset, then the reference noise at the output frequency would be: -115 +20 log (1 ghz / 15 mhz) = -78.5 dbc/hz finally the effect of the vco noise should be consid- ered. within the loop bandwidth, the vco noise is suppressed at a rate of ?40 db/decade. near the loop bandwidth, the suppression is not so great and some of the vco noise will add to the loop noise floor. spurious signals that are at or within the loop bandwidth will undergo similar suppression characteristics to phase noise. figure 4 gives a good representation of this effect when trying to assess design risks. ultimately the vco design is part of the integrated package so outside the scope of changes to the synthesizer interfaces but as noise that appears on the power supplies modulates the vco this will directly effect the performance of the synthesizer. the same principles as described earlier should be applied to reduce power supply noise. loop vco (suppressed) reference vco loop (suppressed) reference (suppresed) f/2 f 2f db c /hz sideband frequency figure 4


▲Up To Search▲   

 
Price & Availability of AN3003

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X